Swee, K.L.S. and Hiung, L.H. (2012) Performance comparison review of Radix-based multiplier designs. In: UNSPECIFIED.
Full text not available from this repository.Abstract
This is a study of the relative performance comparison of Radix-based Booth Encoding multiplier. Multipliers included in the comparison are Radix-2 Booth Encoding multiplier, Radix-4 Booth Encoding multiplier, Radix-8 Booth Encoding multiplier, Radix-16 Booth Encoding multiplier and Radix-32 Booth Encoding multiplier. All these multiplier designs were modeled in Verilog HDL and synthesized based on TSMC 0.35-micron ASIC Design Kit standard cell library. The performance data was extracted after logic synthesis has been done by using Leonardo Spectrum for Area, Speed and Auto-Optimization modes. From the findings obtained, it is known that the gate level and delay synthesis performances of the Radix-4 Booth Encoding multiplier are reduced if it is compared to Radix-2 Booth Encoding multiplier design. Then, as the higher the number of Radix-based multiplier, both the gate level and the delay performances will increase due to the complexity of the partial products encoded. However, the largest area and longest timing delay can still be seen in Radix-2 Booth Encoding multiplier. The comparison of the 32-bit Radix-based Booth Encoding variants indicates that the Radix-4 Booth Encoding multiplier is the best multiplier in terms of high-speed applications and low area constraint. © 2011 IEEE.
Item Type: | Conference or Workshop Item (UNSPECIFIED) |
---|---|
Additional Information: | cited By 22; Conference of 2012 4th International Conference on Intelligent and Advanced Systems, ICIAS 2012 ; Conference Date: 12 June 2012 Through 14 June 2012; Conference Code:93534 |
Uncontrolled Keywords: | ASIC design; Booth encoding; Delay performance; Gate levels; High-speed applications; Leonardo spectrum; Logic synthesis; Low area; Multiplier design; Partial product; Performance comparison; Performance data; Radix 2; Radix-4; Relative performance; Standard cell; Timing delay; Verilog HDL, Design; Digital arithmetic; Electric batteries; Integrated circuits, Multiplying circuits |
Depositing User: | Mr Ahmad Suhairi UTP |
Date Deposited: | 09 Nov 2023 15:50 |
Last Modified: | 09 Nov 2023 15:50 |
URI: | https://khub.utp.edu.my/scholars/id/eprint/2731 |