Khanday, F.A. and Kant, N.A. and Dar, M.R. and Zulkifli, T.Z.A. and Psychalinos, C. (2019) Low-Voltage Low-Power Integrable CMOS Circuit Implementation of Integer- and Fractional-Order FitzHugh-Nagumo Neuron Model. IEEE Transactions on Neural Networks and Learning Systems, 30 (7). pp. 2108-2122. ISSN 2162237X
Full text not available from this repository.Abstract
The low-voltage low-power sinh-domain (SD) implementations of integer- and fractional-order FitzHugh-Nagumo (FHN) neuron model have been introduced in this paper. Besides, the effect of fractional-orders on the external excitation current and dynamics of the neuron has been examined in this paper. The proposed SD designs of FHN neuron model have the benefits of: 1) low-voltage operation; 2) integrability, due to resistor-less design and the employment of only grounded components; 3) electronic tunability of performance parameters; and 4) low-power implementation due to the inherent properties of SD technique. HSPICE simulator tool and Taiwan Semiconductor Manufacturing Company, Hsinchu, Taiwan 130-nm CMOS process was used to evaluate and verify the correct functioning of the model. In addition, to experimentally verify the operation of the proposed fractional-order FHN neuron model, field-programmable analog array (FPAA) implementation of the model has been presented, and the proper functioning of the model has been verified. To the best of the authors' knowledge, this is the first paper that describes the electronic realization of the fractional-order FHN neuron model. In addition, it is the first time that the FPAA implementation of any fractional-order neuron model has been presented. © 2012 IEEE.
Item Type: | Article |
---|---|
Additional Information: | cited By 36 |
Uncontrolled Keywords: | Analog integrated circuits; CMOS integrated circuits; Electric grounding; Field programmable gate arrays (FPGA); Neural networks; Neurons; Semiconductor device manufacture; Timing circuits, Field programmable analog arrays; Fitzhugh Nagumo neurons; Fractional order; Hardware neural networks; Low power implementation; Neuron model; Performance parameters; Taiwan semiconductor manufacturing companies, Low power electronics |
Depositing User: | Mr Ahmad Suhairi UTP |
Date Deposited: | 10 Nov 2023 03:26 |
Last Modified: | 10 Nov 2023 03:26 |
URI: | https://khub.utp.edu.my/scholars/id/eprint/11522 |