relation: https://khub.utp.edu.my/scholars/951/ title: Performance analysis of fixed duty ratio and adaptive gate drive in high frequency gate driver design creator: Yahaya, N.Z. creator: Begam, K.M. creator: Awan, M. creator: Rahman, N.H. description: The performance analysis of the Fixed Duty Ratio (FDR) and Adaptive Gate Drive (AGD) in high frequency gate driver design is analyzed in this paper. FDR is well known for its simplicity. The limitation of this control scheme requires a longer delay time before the next switching can be executed. As for AGD, the delay adjustment can be controlled for different MOSFET. However, it is hard to detect whether the MOSFET channel is fully turned off before the adaptive delay can be applied. Simulation using the Pspice circuit simulator is carried out to analyze the performances of both control methods on the proposed synchronous buck rectifier converter (SRBC) circuit. The findings show the analysis in converter performance, advantages and limitations of the methods. It is found that even though AGD is known to be better in reducing dead time, using accurate settings of FDR scheme may also introduce significant positive advantage to the converter. date: 2010 type: Conference or Workshop Item type: PeerReviewed identifier: Yahaya, N.Z. and Begam, K.M. and Awan, M. and Rahman, N.H. (2010) Performance analysis of fixed duty ratio and adaptive gate drive in high frequency gate driver design. In: UNSPECIFIED. relation: https://www.scopus.com/inward/record.uri?eid=2-s2.0-79952747569&doi=10.1109%2fICIAS.2010.5716108&partnerID=40&md5=f65e5ee325f2c04ababeb27af382afa6 relation: 10.1109/ICIAS.2010.5716108 identifier: 10.1109/ICIAS.2010.5716108