eprintid: 922 rev_number: 2 eprint_status: archive userid: 1 dir: disk0/00/00/09/22 datestamp: 2023-11-09 15:49:04 lastmod: 2023-11-09 15:49:04 status_changed: 2023-11-09 15:38:43 type: conference_item metadata_visibility: show creators_name: Osman, Z.E.M. creators_name: Hussin, F.A. creators_name: Ali, N.B.Z. title: Hardware implementation of an optimized processor architecture for SOBEL image edge detection operator ispublished: pub keywords: Dedicated processors; Edge detection filters; Embedded video processing; Hardware implementations; I/O bandwidth; Image edge detection; Logic resources; Look up table; Memory utilization; Processor architectures, Edge detection; Field programmable gate arrays (FPGA); Hardware; Memory architecture, Optimization note: cited By 12; Conference of 2010 International Conference on Intelligent and Advanced Systems, ICIAS 2010 ; Conference Date: 15 June 2010 Through 17 June 2010; Conference Code:84196 abstract: This paper presents an implementation of a dedicated processor for image edge detection on field programmable gate arrays (FPGAs). The processor architecture is originally a Sobel based edge detection filter optimized to minimize memory utilization, redundant calculations and hence, overall logic resources used to implement the processor on FPGA. The optimization is achieved by exploiting the FPGAs' high parallelism, flexibility and I/O bandwidth. Results show that our optimized processor architecture uses 22 less Adaptive Lookup Tables (ALUTs) 40 less dedicated logic registers and 10 overall logic resources utilization reduction over basic architecture in 1 when implemented on Stratix II EP2S60. The optimization makes the processor feasible to be used for applications like embedded video processing. date: 2010 official_url: https://www.scopus.com/inward/record.uri?eid=2-s2.0-79952762130&doi=10.1109%2fICIAS.2010.5716147&partnerID=40&md5=57271ef01acbe2d8c56cb88588a7ee45 id_number: 10.1109/ICIAS.2010.5716147 full_text_status: none publication: 2010 International Conference on Intelligent and Advanced Systems, ICIAS 2010 place_of_pub: Kuala Lumpur refereed: TRUE isbn: 9781424466238 citation: Osman, Z.E.M. and Hussin, F.A. and Ali, N.B.Z. (2010) Hardware implementation of an optimized processor architecture for SOBEL image edge detection operator. In: UNSPECIFIED.