relation: https://khub.utp.edu.my/scholars/860/ title: RedSOCs-3D: Thermal-safe test scheduling for 3D-stacked SOC creator: Hussin, F.A. creator: Yu, T.E.C. creator: Yoneda, T. creator: Fujiwara, H. description: This paper investigates the challenges of a 3D-stacked system-on-chip testing, especially in terms of thermal problem. It is known that test power can be more than twice the intended power dissipation of the chip in the functional mode, for a single die. This problem is exacerbated when more than one dies are stacked on top of each other in a single package. Without proper test strategies, the thermal limit could be exceeded during test and this could permanently damage the possibly good chips. Using a heuristic approach, we proposed a set of rules that need to be followed when scheduling the core tests of each chip layer. These rules are based on the initial findings of 3D-chip test simulation using a commercial thermal simulation tool. Using these simple rules, it was found that up to 40 reduction in the peak temperature can be achieved when the thermal-aware test scheduling technique is employed. © 2010 IEEE. date: 2010 type: Conference or Workshop Item type: PeerReviewed identifier: Hussin, F.A. and Yu, T.E.C. and Yoneda, T. and Fujiwara, H. (2010) RedSOCs-3D: Thermal-safe test scheduling for 3D-stacked SOC. In: UNSPECIFIED. relation: https://www.scopus.com/inward/record.uri?eid=2-s2.0-79959200808&doi=10.1109%2fAPCCAS.2010.5774922&partnerID=40&md5=b5c31fa421d416ca3efb839101536cb8 relation: 10.1109/APCCAS.2010.5774922 identifier: 10.1109/APCCAS.2010.5774922