<> "The repository administrator has not yet configured an RDF license."^^ . <> . . . "Automatic generation of test instructions for structural faults in processor cores using satisfiability"^^ . "Instruction execution from the cache to detect the faulty chips in native mode has proven its effectiveness with high performance and low power consumption. Gate-level ATPG are time expensive and difficult to implement for large design. In this paper, we proposed an RTL-based methodology framework to generate the test program based on instructions set architecture (ISA) to test structural faults in processor cores. The proposed methodology framework made three major contributions. First, the use of effective conjunctive normal formula (CNF) encoding and instruction set architecture (ISA) prunes the combinational and sequential search space. Second, the modular based test generation and use of instruction set architecture (ISA) considerably reduces the test generation time. Third, an automatic generation of test instructions for structural faults. © 2013 IEEE."^^ . "2013" . . . "IEEE Computer Society"^^ . . "IEEE Computer Society"^^ . . . "ISOCC 2013 - 2013 International SoC Design Conference"^^ . . . . . . . . . . . . . . . . . "F.A."^^ . "Hussin"^^ . "F.A. Hussin"^^ . . "N.H."^^ . "Hamid"^^ . "N.H. Hamid"^^ . . "A.-U.-R."^^ . "Shaheen"^^ . "A.-U.-R. Shaheen"^^ . . "N.B.Z."^^ . "Ali"^^ . "N.B.Z. Ali"^^ . . . . . "HTML Summary of #3809 \n\nAutomatic generation of test instructions for structural faults in processor cores using satisfiability\n\n" . "text/html" . .