TY - CONF EP - 951 UR - https://www.scopus.com/inward/record.uri?eid=2-s2.0-84893175011&doi=10.1109%2fMWSCAS.2013.6674807&partnerID=40&md5=f7572e89e63b24d3968cc90517b9a2a3 CY - Columbus, OH N2 - This paper proposes a bit-wise matrix-vector multiplication in the optimization of a proposed low density parity check (LDPC) encoder. Investigation of this proposed architecture is done by implementing five code lengths using one IEEE 802.16e standard code rate. It is shown that the proposed architecture outperforms other works in terms of information throughput ranging from 0.235 to 8.83 times higher. In term of ratio of throughput per area, the proposed method exceeds other works in the range of 1.19 to 6.54 times higher. © 2013 IEEE. ID - scholars3316 AV - none N1 - cited By 1; Conference of 2013 IEEE 56th International Midwest Symposium on Circuits and Systems, MWSCAS 2013 ; Conference Date: 4 August 2013 Through 7 August 2013; Conference Code:102320 TI - High throughput architecture for low density parity check (LDPC) encoder Y1 - 2013/// KW - Code length; High throughput; Ieee 802.16e standards; Low density parity check; Matrix vector multiplication; Proposed architectures SN - 15483746 A1 - Anggraeni, S. A1 - Hussin, F.A. A1 - Jeoti, V. SP - 948 ER -