relation: https://khub.utp.edu.my/scholars/1781/ title: NBTI-induced 8-Bit DAC circuit mismatch in System-On-Chip (SoC) creator: Latif, M.A.A. creator: Ali, N.B.Z. creator: Hussin, F.A. description: This paper focuses on Negative Bias Temperature Instability (NBTI) awareness to the circuit designer for reliable design of the System-On-a-Chip (SoC) analog circuit. The reliability performance of all matched pair such as current source and differential pair circuits, such as Bandgap Reference, is at the mercy of aging differential. Aging simulation (AgingSim) is mandatory to obtain realistic risk evaluation for circuit design reliability qualification. It is applicable to all circuit aging problems covering both analog and digital. Failure rate varies as a function of voltage and temperature. It is shown that PMOS is the reliability-critical device and NBTI is the most critical failure mechanism for analog circuit performance in sub-micrometer CMOS technology. This paper provides a complete reliability simulation analysis of an 8 bit Cathode-Ray-Tube (CRT) Digital-Analog-Converter (DAC) under 90nm process technology and analyze the effect of NBTI using aging simulation tool. A Burn-In experiment was performed to review the reliability sensitivity of the DAC design. © 2011 IEEE. date: 2011 type: Conference or Workshop Item type: PeerReviewed identifier: Latif, M.A.A. and Ali, N.B.Z. and Hussin, F.A. (2011) NBTI-induced 8-Bit DAC circuit mismatch in System-On-Chip (SoC). In: UNSPECIFIED. relation: https://www.scopus.com/inward/record.uri?eid=2-s2.0-84855907379&doi=10.1109%2fASQED.2011.6111698&partnerID=40&md5=ce8c5916cfda329ed48adbfcd81ee836 relation: 10.1109/ASQED.2011.6111698 identifier: 10.1109/ASQED.2011.6111698