relation: https://khub.utp.edu.my/scholars/1677/ title: High rate (3, k) regular LDPC encoder architecture creator: Anggraeni, S. creator: Hussin, F.A. creator: Jeoti, V. description: This paper highlights recent developments in low density parity check (LDPC) encoder. There are some parameters applied in LDPC encoder such as type of LDPC codes, code length, code rate and encoding method. We emphasize that no attempts have been made for the implementation of (3, k) regular LDPC encoder with high code rate (R 0.875) and few works on flexible LDPC encoder which accommodates various code rates and code lengths. Therefore, this paper proposes a high rate (3, k) regular LDPC encoder architecture which is suitable for high code rate (R 0.875) applications. Division of workloads between stages is built based on the number of non-zero elements in the parity check matrix (H). © 2011 IEEE. date: 2011 type: Conference or Workshop Item type: PeerReviewed identifier: Anggraeni, S. and Hussin, F.A. and Jeoti, V. (2011) High rate (3, k) regular LDPC encoder architecture. In: UNSPECIFIED. relation: https://www.scopus.com/inward/record.uri?eid=2-s2.0-84857077771&doi=10.1109%2fNatPC.2011.6136390&partnerID=40&md5=ada06b2faf4a7990bad97402fc997a75 relation: 10.1109/NatPC.2011.6136390 identifier: 10.1109/NatPC.2011.6136390