NBTI-induced 8-Bit DAC circuit mismatch in System-On-Chip (SoC)

Latif, M.A.A. and Ali, N.B.Z. and Hussin, F.A. (2011) NBTI-induced 8-Bit DAC circuit mismatch in System-On-Chip (SoC). In: UNSPECIFIED.

Full text not available from this repository.
Official URL: https://www.scopus.com/inward/record.uri?eid=2-s2....

Abstract

This paper focuses on Negative Bias Temperature Instability (NBTI) awareness to the circuit designer for reliable design of the System-On-a-Chip (SoC) analog circuit. The reliability performance of all matched pair such as current source and differential pair circuits, such as Bandgap Reference, is at the mercy of aging differential. Aging simulation (AgingSim) is mandatory to obtain realistic risk evaluation for circuit design reliability qualification. It is applicable to all circuit aging problems covering both analog and digital. Failure rate varies as a function of voltage and temperature. It is shown that PMOS is the reliability-critical device and NBTI is the most critical failure mechanism for analog circuit performance in sub-micrometer CMOS technology. This paper provides a complete reliability simulation analysis of an 8 bit Cathode-Ray-Tube (CRT) Digital-Analog-Converter (DAC) under 90nm process technology and analyze the effect of NBTI using aging simulation tool. A Burn-In experiment was performed to review the reliability sensitivity of the DAC design. © 2011 IEEE.

Item Type: Conference or Workshop Item (UNSPECIFIED)
Additional Information: cited By 1; Conference of 3rd Asia Symposium on Quality Electronic Design, ASQED 2011 ; Conference Date: 19 July 2011 Through 20 July 2011; Conference Code:88117
Uncontrolled Keywords: Analog converters; Bandgap Reference; Burn-in; Circuit aging; Circuit designers; Circuit designs; Circuit mismatch; Circuit performance; Circuit reliability; CMOS technology; Critical failures; Current sources; Differential pairs; Failure rate; Negative bias temperature instability; Process Technologies; Reliability performance; Reliability sensitivity; Reliability simulation; Risk evaluation; Simulation tool; Submicrometers; System-on-a-chip; System-On-Chip, Aging of materials; Application specific integrated circuits; Cathode ray tubes; CMOS integrated circuits; Design; Field effect transistors; Integrated circuit manufacture; Microprocessor chips; Negative temperature coefficient; Program processors; Programmable logic controllers; Reliability analysis; Thermodynamic stability, Analog circuits
Depositing User: Mr Ahmad Suhairi UTP
Date Deposited: 09 Nov 2023 15:49
Last Modified: 09 Nov 2023 15:49
URI: https://khub.utp.edu.my/scholars/id/eprint/1781

Actions (login required)

View Item
View Item